# ثباتهای تایمر میکروکنترلر AVR

اسفندماه ۱۴۰۰ هاشم مشحون

14.9.1 TCCR0 - Timer/Counter Control Register

Bit

Read/Write Initial Value

|      |       |       |       |       | _    | *    |      |
|------|-------|-------|-------|-------|------|------|------|
| FOC0 | WGM00 | COM01 | COM00 | WGM01 | CS02 | CS01 | CS00 |
| W    | R/W   | R/W   | R/W   | R/W   | R∕W  | R/W  | R/W  |
| 0    | 0     | 0     | 0     | U     | 0    | 0    | 0    |

TCCR0

Bit 2:0 – CS02:0: Clock Select

7

The three Clock Select bits select the clock source to be used by the Timer/Counter.

Table 14 6. Clock Select Bit Description

| CS02 | CS01 | CS00 | Description                                             |
|------|------|------|---------------------------------------------------------|
| 0    | 0    | 0    | No clock source (Timer/Counter stopped).                |
| 0    | 0    | 1    | clk <sub>I/O</sub> /(No prescaling)                     |
| 0    | 1    | 0    | clk <sub>I/O</sub> /8 (From prescaler)                  |
| 0    | 1    | 1    | clk <sub>I/O</sub> /64 (From prescaler)                 |
| 1    | 0    | 0    | clk <sub>I/O</sub> /256 (From prescaler)                |
| 1    | 0    | 1    | clk <sub>I/O</sub> /1024 (From prescaler)               |
| 1    | 1    | 0    | External clock source on T0 pin. Clock on falling edge. |
| 1    | 1    | 1    | External clock source on T0 pin. Clock on rising edge.  |

14.9.1 TCCR0 - Timer/Counter Control Register

Read/Write

Initial Value

7

Bit

|      |       | _     | •     | -     | _    | •    | -    |
|------|-------|-------|-------|-------|------|------|------|
| FOC0 | WGM00 | COM01 | COM00 | WGM01 | CS02 | CS01 | CS00 |
| W    | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  | R/W  |
| 0    | 0     | 0     | 0     | 0     | 0    | 0    | 0    |

TCCR0

Table 14-2. Wavelorm Generation Mode Bit Description<sup>(1)</sup>

| Mode | WGM01<br>(CTC0) | WGM00<br>(PWM0) | Timer/Counter Mode of<br>Operation | ТОР  | Update of OCR0 | TOV0 Flag<br>Set-on |
|------|-----------------|-----------------|------------------------------------|------|----------------|---------------------|
| 0    | 0               | 0               | Normal                             | 0xFF | Immediate      | MAX                 |
| 1    | 0               | 1               | PWM, Phase Correct                 | 0xFF | TOP            | воттом              |
| 2    | 1               | 0               | CTC                                | OCR0 | Immediate      | MAX                 |
| 3    | 1               | 1               | Fast PWM                           | 0xFF | воттом         | MAX                 |

Note) 1. The CTC0 and PWM0 bit definition names are now obsolete. Use the WGM01:0 definitions. However, the functionality and location of these bits are compatible with previous versions of the timer.

14.9.1 TCCR0 - Timer/Counter Control Register

Bit

Read/Write Initial Value

| FOC0 | WGM00 | COM01 | COM00 | WGM01 | CS02 | CS01 | CS00 |
|------|-------|-------|-------|-------|------|------|------|
| W    | R/W   | AW    | ₽₩    | R/W   | R/W  | R/W  | R/W  |
| 0    | 0     | 0     | 0     | 0     | 0    | 0    | 0    |

TCCR0

Table 14.3. Compare Output Mode, non-PWM Mode

| COM01          | COMoo | Description                              |
|----------------|-------|------------------------------------------|
| 0              | 0     | Normal port operation, OC0 disconnected. |
| 0              | 1     | Toggle OC0 on compare match              |
| 1              | 0     | Clear OC0 on compare match               |
| 1 <sub>Y</sub> | 1     | Set OC0 on compare match                 |

14.9.1 TCCR0 - Timer/Counter Control Register

Bit

Read/Write Initial Value

| FOC0 | WGM00 | COM01 | COM00 | WGM01 | CS02 | CS01 | CS00 |
|------|-------|-------|-------|-------|------|------|------|
| W    | R/W   | AW    | ₽₩    | R/W   | R/W  | R/W  | R/W  |
| 0    | 0     | 0     | 0     | 0     | 0    | 0    | 0    |

TCCR0

Table 14. Compare Output Mode, Fast PWM Mode

| COM01 | COMoo | Description                                                         |
|-------|-------|---------------------------------------------------------------------|
| 0     | 0     | Normal port operation, OC0 disconnected.                            |
| 0     | 1     | Reserved                                                            |
| 1     | 0     | Clear OC0 on compare match, set OC0 at BOTTOM, (nin-inverting mode) |
| 1     | 1     | Set OC0 on compare match, clear OC0 at BOTTOM, (inverting mode)     |

 A special case occurs when OCR0 equals TOP and COM01 is set. In this case, the compare match is ignored, but the set or clear is done at BOTTOM. See "Fast PWM Mode" on page 79 for more details.

#### 14.9.2 \(\chi\) TCNT0 - Timer/Counter Register

| Bit           | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   | - |  |
|---------------|------------|-----|-----|-----|-----|-----|-----|-----|---|--|
|               | TCNT0[7:0] |     |     |     |     |     |     |     |   |  |
| Read/Write    | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W | 1 |  |
| Initial Value | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |   |  |

#### 14.9.3 OCR0 – Output Compare Register

| Bit           | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   | _    |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|------|
| OCR0[7:0]     |     |     |     |     |     |     |     |     | OCR0 |
| Read/Write    | R/W | 1    |
| Initial Value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |      |

#### TIMSK - Timer/Counter Interrupt Mask Register

| Bit           | 7     | 6     | 5      | 4      | 3      | 2     | 1     | 0     |       |
|---------------|-------|-------|--------|--------|--------|-------|-------|-------|-------|
|               | OCIE2 | TOIE2 | TICIE1 | OCIE1A | OCIE1B | TOIE1 | OCIE0 | TOIE0 | TIMSK |
| Read/Write    | R/W   | R/W   | R/W    | R/W    | R/W    | R/W   | R/W   | R/W   |       |
| Initial Value | 0     | 0     | 0      | 0      | 0      | 0     | 0     | 0     |       |

#### TIFR – Timer/Counter Interrupt Flag Register

| Biţ           | 7    | 6    | 5    | 4     | 3     | 2    | 1    | 0    |      |
|---------------|------|------|------|-------|-------|------|------|------|------|
| ^             | OCF2 | TOV2 | ICF1 | OCF1A | OCF1B | TOV1 | OCF0 | TOV0 | TIFR |
| Read/Write    | R/W  | R/W  | R/W  | R/W   | R/W   | R/W  | R/W  | R/W  |      |
| Initial Value | 0    | 0    | 0    | 0     | 0     | 0    | 0    | 0    |      |

#### TCCR1A - Timer/Counter1 Control Register A

| Bit           | 7      | 6      | 5      | 4      | 3     | 2     | 1     | 0     |        |
|---------------|--------|--------|--------|--------|-------|-------|-------|-------|--------|
|               | COM1A1 | COM1A0 | COM1B1 | COM1B0 | FOC1A | FOC1B | WGM11 | WGM10 | TCCR1A |
| Read/Write    | R/W    | R/W    | R/W    | R/W    | W     | W     | R/W   | R/W   |        |
| Initial Value | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     |        |

#### TCCR1B - Timer/Counter1 Control Register B

| Bit           | 7     | 6     | 5 | 4     | 3     | 2    | 1    | 0    | 1      |
|---------------|-------|-------|---|-------|-------|------|------|------|--------|
|               | ICNC1 | ICES1 | - | WGM13 | WGM12 | CS12 | CS11 | CS10 | TCCR1B |
| Read/Write    | R/W   | R/W   | R | R/W   | R/W   | R/W  | R/W  | R/W  |        |
| Initial Value | 0     | 0     | 0 | 0     | 0     | 0    | 0    | 0    |        |

Table 16-6. Clock Select Bit Description

| CS12 | CS11 | CS10 | Description                                             |
|------|------|------|---------------------------------------------------------|
| 0    | 0    | 0    | No clock source (Timer/Counter stopped).                |
| 0    | 0    | 1    | clk <sub>I/O</sub> /1 (No prescaling)                   |
| 0    | 1    | 0    | clk <sub>I/O</sub> /8 (From prescaler)                  |
| 0    | 1    | 1    | clk <sub>I/O</sub> /64 (From prescaler)                 |
| 1    | 0    | 0    | clk <sub>I/O</sub> /256 (From prescaler)                |
| 1    | 0    | 1    | clk <sub>I/O</sub> /1024 (From prescaler)               |
| 1    | 1    | 0    | External clock source on T1 pin. Clock on falling edge. |
| 1    | 1    | 1    | External clock source on T1 pin. Clock on rising edge.  |

Table 16-5. Waveform Generation Mode Bit Description<sup>(1)</sup>

| Mode | WGM13 | WGM12<br>(CTC1) | WGM11<br>(PWM11) | WGM10<br>(PWM10) | Timer/Counter Mode of<br>Operation | ТОР    | Update of OCR1x | TOV1 Flag Set on |
|------|-------|-----------------|------------------|------------------|------------------------------------|--------|-----------------|------------------|
| 0    | 0     | 0               | 0                | 0                | Normal                             | 0xFFFF | Immediate       | MAX              |
| 1    | 0     | 0               | 0                | 1                | PWM, Phase Correct, 8-bit          | 0x00FF | TOP             | воттом           |
| 2    | 0     | 0               | 1                | 0                | PWM, Phase Correct, 9-bit          | 0x01FF | TOP             | воттом           |
| 3    | 0     | 0               | 1                | 1                | PWM, Phase Correct, 10-bit         | 0x03FF | TOP             | воттом           |
| 4    | 0     | 1               | 0                | 0                | СТС                                | OCR1A  | Immediate       | MAX              |
| 5    | 0     | 1               | 0                | 1                | Fast PWM, 8-bit                    | 0x00FF | воттом          | TOP              |
| 6    | 0     | 1               | 1                | 0                | Fast PWM, 9-bit                    | 0x01FF | воттом          | TOP              |
| 7    | 0     | 1               | 1                | 1                | Fast PWM, 10-bit                   | 0x03FF | воттом          | TOP              |
| 8    | 1     | 0               | 0                | 0                | PWM, Phase and Frequency Correct   | ICR1   | воттом          | воттом           |
| 9    | 1     | 0               | 0                | 1                | PWM, Phase and Frequency Correct   | OCR1A  | воттом          | воттом           |
| 10   | 1     | 0               | 1                | 0                | PWM, Phase Correct                 | ICR1   | TOP             | воттом           |
| 11   | 1     | 0               | 1                | 1                | PWM, Phase Correct                 | OCR1A  | TOP             | воттом           |
| 12   | 1     | 1               | 0                | 0                | стс                                | ICR1   | Immediate       | MAX              |
| 13   | 1     | 1               | 0                | 1                | Reserved                           | -      | -               | -                |
| 14   | 1     | 1               | 1                | 0                | Fast PWM                           | ICR1   | воттом          | TOP              |
| 15   | 1     | 1               | 1                | 1                | Fast PWM                           | OCR1A  | воттом          | TOP              |

Table 16-2. Compare Output Mode, non-PWM

| COM1A1/COM1B1 | COM1A0/COM1B0 | Description                                                |
|---------------|---------------|------------------------------------------------------------|
| 0             | 0             | Normal port operation, OC1A/OC1B disconnected.             |
| I o           | 1             | Toggle OC1A/OC1B on compare match                          |
| 1             | 0             | Clear OC1A/OC1B on compare match (Set output to low level) |
| 1             | 1             | Set OC1A/OC1B on compare match (Set output to high level)  |

Table 16-3. Compare Output Mode, Fast PWM<sup>(1)</sup>

| COM1A1/COM1B1   | COM1A0/COM1B0 | Description                                                                                                                                                            |
|-----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0               | 0             | Normal port operation, OC1A/OC1B disconnected.                                                                                                                         |
| о<br><b>к</b> ш | 1             | WGM13:0 = 15: Toggle OC1A on Compare Match, OC1B disconnected (normal port operation).  For all other WGM13:0 settings, normal port operation, OC1A/OC1B disconnected. |
| 1               | 0             | Clear OC1A/OC1B on compare match, set OC1A/OC1B at BOTTOM, (non-inverting mode)                                                                                        |
| 1               | 1             | Set OC1A/OC1B on compare match, clear OC1A/OC1B at BOTTOM, (inverting mode)                                                                                            |

Table 16-4. Compare Output Mode, Phase Correct and Phase and Frequency Correct PWM

| COM1A1/COM1B1 | COM1A0/COM1B0 | Description                                                                                                                                                                            |
|---------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | 0 1           | Normal port operation, OC1A/OC1B disconnected.                                                                                                                                         |
| 0             | 1             | WGM13:0 = 9 or 14: Toggle OC1A on<br>Compare Match, OC1B disconnected (normal<br>port operation).<br>For all other WGM13:0 settings, normal port<br>operation, OC1A/OC1B disconnected. |
| 1             | 0             | Clear OC1A/OC1B on compare match when up-counting. Set OC1A/OC1B on compare match when downcounting.                                                                                   |
| 1             | 1             | Set OC1A/OC1B on compare match when up-<br>counting. Clear OC1A/OC1B on compare<br>match when downcounting.                                                                            |

#### TCNT1H and TCNT1L - Timer/Counter1



#### OCR1AH and OCR1AL – Output Compare Register 1 A

| Bit           | 7   | 6           | 5         | 4          | 3         | 2                                       | 1   | 0   | _      |  |  |  |
|---------------|-----|-------------|-----------|------------|-----------|-----------------------------------------|-----|-----|--------|--|--|--|
|               |     | OCR1A[15:8] |           |            |           |                                         |     |     |        |  |  |  |
|               |     |             |           | OCR1       | A[7:0]    |                                         |     |     | OCR1AL |  |  |  |
| Read/Write    | R/W | R/W         | R/W       | R/W        | R/W       | R/W                                     | R/W | R/W |        |  |  |  |
| Initial Value | 0   | 0           | 0         | 0          | 0         | 0                                       | 0   | 0   |        |  |  |  |
|               |     |             |           |            |           |                                         |     |     |        |  |  |  |
|               |     | OCR1BI      | H and OCR | 1BL – Outp | ut Compar | e Register                              | 1 B |     |        |  |  |  |
| Bit           | 7   | 6           | 5         | 4          | 3         | 2                                       | 1   | 0   |        |  |  |  |
|               |     |             |           | OCR1       | B[15:8]   | *************************************** |     |     | OCR1BH |  |  |  |
|               |     |             |           | OCR        | B[7:0]    |                                         |     |     | OCR1BL |  |  |  |
| Read/Write    | R/W | R/W         | R/W       | R/W        | R/W       | R/W                                     | R/W | R/W | _      |  |  |  |
| Initial Value | 0   | 0           | 0         | 0          | 0         | 0                                       | 0   | 0   |        |  |  |  |

#### ICR1H and ICR1L - Input Capture Register 1

| Bit           | 7         | 6   | 5   | 4    | 3      | 2   | 1   | 0   |       |  |
|---------------|-----------|-----|-----|------|--------|-----|-----|-----|-------|--|
|               |           |     |     | ICR1 | [15:8] |     |     |     | ICR1H |  |
|               | ICR1[7:0] |     |     |      |        |     |     |     |       |  |
| Read/Write    | R/W       | R/W | R/W | R/W  | R/W    | R/W | R/W | R/W |       |  |
| Initial Value | 0         | 0   | 0   | 0    | 0      | 0   | 0   | 0   |       |  |

#### TIMSK - Timer/Counter Interrupt Mask Register

| Bit           | 7     | 6     | 5      | 4      | 3      | 2     | 1     | 0     | _     |
|---------------|-------|-------|--------|--------|--------|-------|-------|-------|-------|
|               | OCIE2 | TOIE2 | TICIE1 | OCIE1A | OCIE1B | TOIE1 | OCIE0 | TOIE0 | TIMSK |
| Read/Write    | R/W   | R/W   | R/W    | R/W    | R/W    | R/W   | R/W   | R/W   |       |
| Initial Value | 0     | 0     | 0      | 0      | 0      | 0     | 0     | 0     |       |

#### TIFR – Timer/Counter Interrupt Flag Register

| Bit           | 7    | 6    | 5    | 4     | 3     | 2    | 1    | 0    | _    |
|---------------|------|------|------|-------|-------|------|------|------|------|
|               | OCF2 | TOV2 | ICF1 | OCF1A | OCF1B | TOV1 | OCF0 | TOV0 | TIFR |
| Read/Write    | R/W  | R/W  | R/W  | R/W   | R/W   | R/W  | R/W  | R/W  |      |
| Initial Value | 0    | 0    | 0    | 0     | 0     | 0    | 0    | 0    |      |

#### TCCR2 - Timer/Counter Control Register

Bit
Read/Write
Initial Value

| 7    | 6     | 5     | 4     | 3     | 2    | 1    | 0    |
|------|-------|-------|-------|-------|------|------|------|
| FOC2 | WGM20 | COM21 | COM20 | WGM21 | CS22 | CS21 | CS20 |
| W    | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  | R/W  |
| 0    | 0     | 0     | 0     | 0     | 0    | 0    | 0    |

TCCR2

Table 17-6. Clock Select Bit Description

| CS22 | CS21 | CS20 | Description                               |
|------|------|------|-------------------------------------------|
| 0    | 0    | 0    | No clock source (Timer/Counter stopped).  |
| 0    | 0    | 1    | clk <sub>T2S</sub> /(No prescaling)       |
| 0    | 1    | 0    | clk <sub>T2S</sub> /8 (From prescaler)    |
| 0    | 1    | 1    | clk <sub>T2S</sub> /32 (From prescaler)   |
| 1    | 0    | 0    | clk <sub>T2S</sub> /64 (From prescaler)   |
| 1    | 0    | 1    | clk <sub>T2S</sub> /128 (From prescaler)  |
| 1    | 1    | 0    | clk <sub>T2S</sub> /256 (From prescaler)  |
| 1    | 1    | 1    | clk <sub>T2S</sub> /1024 (From prescaler) |

#### TCCR2 - Timer/Counter Control Register

| Bit           | 7    | 6     | 5     | 4     | 3     | 2    | 1    | 0    |       |
|---------------|------|-------|-------|-------|-------|------|------|------|-------|
|               | FOC2 | WGM20 | COM21 | COM20 | WGM21 | CS22 | CS21 | CS20 | TCCR2 |
| Read/Write    | W    | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  | R/W  |       |
| Initial Value | 0    | 0     | 0     | 0     | 0     | 0    | 0    | 0    |       |

Table 17-2. Waveform Generation Mode Bit Description<sup>(1)</sup>

| Mode | WGM21<br>(CTC2) | WGM20<br>(PWM2) | Timer/Counter Mode of<br>Operation | TOP  | Update of OCR2 | TOV2 Flag<br>Set on |
|------|-----------------|-----------------|------------------------------------|------|----------------|---------------------|
| 0    | 0               | 0               | Normal                             | 0xFF | Immediate      | MAX                 |
| 1    | 0               | 1               | PWM, Phase Correct                 | 0xFF | TOP            | воттом              |
| 2    | 1               | 0               | стс                                | OCR2 | Immediate      | MAX                 |
| 3    | 1               | 1               | Fast PWM                           | 0xFF | воттом         | MAX                 |

#### TCCR2 - Timer/Counter Control Register

| Bit           | 7                                             | 6     | 5        | 4     | 3     | 2    | 1    | 0    |       |  |  |
|---------------|-----------------------------------------------|-------|----------|-------|-------|------|------|------|-------|--|--|
|               | FOC2                                          | WGM20 | COM21    | COM20 | WGM21 | CS22 | CS21 | CS20 | TCCR2 |  |  |
| Read/Write    | W                                             | R/W   | R/W      | R/W   | R/W   | R/W  | R/W  | R/W  |       |  |  |
| Initial Value | 0                                             | 0     | 0        | 0     | 0     | 0    | 0    | 0    |       |  |  |
| Table 17-3.   | Table 17-3. Compare Output Mode, non-PWM Mode |       |          |       |       |      |      |      |       |  |  |
| COM21         | (                                             | COM20 | Descript | ion   |       |      |      |      |       |  |  |

| COM21 | COM20 | Description                              |
|-------|-------|------------------------------------------|
| 0     | 0     | Normal port operation, OC2 disconnected. |
| 0     | 1     | Toggle OC2 on compare match              |
| 1     | 0     | Clear OC2 on compare match               |
| 1     | 1     | Set OC2 on compare match                 |

Table 17-5. Compare Output Mode, Phase Correct PWM Mode<sup>(1)</sup>

| COM21 | COM20 | Description                                                                              |
|-------|-------|------------------------------------------------------------------------------------------|
| 0     | 0     | Normal port operation, OC2 disconnected.                                                 |
| 0     | 1     | Reserved                                                                                 |
| 1     | 0     | Clear OC2 on compare match when up-counting. Set OC2 on compare match when downcounting. |
| 1     | 1     | Set OC2 on compare match when up-counting. Clear OC2 on compare match                    |

Table 17-4. Compare Output Mode, Fast PWM Mode<sup>(1)</sup>

| COM21 | COM20 | Description                                                         |
|-------|-------|---------------------------------------------------------------------|
| 0     | 0     | Normal port operation, OC2 disconnected.                            |
| 0     | 1     | Reserved                                                            |
| 1     | 0     | Clear OC2 on compare match, set OC2 at BOTTOM, (non-inverting mdde) |
|       |       | Set OC2 on compare match, clear OC2 at BOTTOM, (inverting mode)     |

## TCNT2 - Timer/Counter Register

| Bit           | 7          | 6   | <br>5 | 4   | 3   | 2   | 1   | 0   | _ |  |
|---------------|------------|-----|-------|-----|-----|-----|-----|-----|---|--|
|               | TCNT2[7:0] |     |       |     |     |     |     |     |   |  |
| Read/Write    | R/W        | R/W | R/W   | R/W | R/W | R/W | R/W | R/W | • |  |
| Initial Value | 0          | 0   | 0     | 0   | 0   | 0   | 0   | 0   |   |  |

## OCR2 - Output Compare Register

| Bit           | 7         | 6   | 5   | 4   | 3   | 2   | 1   | 0   | _ |  |  |
|---------------|-----------|-----|-----|-----|-----|-----|-----|-----|---|--|--|
|               | OCR2[7:0] |     |     |     |     |     |     |     |   |  |  |
| Read/Write    | R/W       | R/W | R/W | R/W | R/W | R/W | R/W | R/W |   |  |  |
| Initial Value | 0         | 0   | 0   | 0   | 0   | 0   | 0   | 0   |   |  |  |

#### TIMSK - Timer/Counter Interrupt Mask Register

| Bit           | 7     | 6     | 5      | 4      | 3      | 2     | 1     | 0     | _     |
|---------------|-------|-------|--------|--------|--------|-------|-------|-------|-------|
|               | OCIE2 | TOIE2 | TICIE1 | OCIE1A | OCIE1B | TOIE1 | OCIE0 | TOIE0 | TIMSK |
| Read/Write    | R/W   | R/W   | R/W    | R/W    | R/W    | R/W   | R/W   | R/W   |       |
| Initial Value | 0     | 0     | 0      | 0      | 0      | 0     | 0     | 0     |       |

#### TIFR - Timer/Counter Interrupt Flag Register

| Bit           | 7    | 6    | 5    | 4     | 3     | 2    | 1    | 0    | _    |
|---------------|------|------|------|-------|-------|------|------|------|------|
|               | OCF2 | TOV2 | ICF1 | OCF1A | OCF1B | TOV1 | OCF0 | TOV0 | TIFR |
| Read/Write    | R/W  | R/W  | R/W  | R/W   | R/W   | R/W  | R/W  | R/W  |      |
| Initial Value | 0    | 0    | 0    | 0     | 0     | 0    | 0    | 0    |      |

#### 'ASSR - Asynchronous Status Register

| Bit           | 7 | 6 | 5 | 4 | 3   | 2      | 1      | 0      | _    |
|---------------|---|---|---|---|-----|--------|--------|--------|------|
|               | _ | _ | _ | - | AS2 | TCN2UB | OCR2UB | TCR2UB | ASSR |
| Read/Write    | R | R | R | R | R/W | R      | R      | R      | •    |
| Initial Value | 0 | 0 | 0 | 0 | 0   | 0      | 0      | 0      |      |